# BIRLA INSTITUTE OF TECHNOLOGY AND SCIENCE, PILANI

## I SEMESTER 2024-25, MEL G621 – VLSI DESIGN LAB ASSIGNMENT – 2

Name: R V Arun ID No: 2024H1230173P

**AIM:** To draw the schematic of resistive load inverter and plot its Voltage Transfer Characteristics (VTC) for varying transistor width and load resistance.

**Tools used:** Cadence Virtuoso

#### **Circuit Schematic:**



#### **VOLTAGE TRANSFER CHARACTERISTICS:**

A typical VTC plot for a resistive inverter is shown below with clearly marked critical points. Noise margins were calculated using the formula:

$$NM_L = V_{OH} - V_{IH}$$

$$NM_H = V_{IL} - V_{OL}$$



#### NMOS Transistor parameters:

Model name – 'nch'; Transistor width = 220nm; Transistor length = 180nm

Load resistance =  $20k\Omega$ 

#### 1. Voltage transfer characteristics

VTC is plotted by measuring changes in  $V_{\text{out}}$  as  $V_{\text{in}}$  is swept from 0 to 1.8V.



Derivative of the curve is plotted (in green above) using 'deriv' function to get the slope of VTC.  $V_{IL}$  and  $V_{IH}$  were marked where slope of the curve was '-1'. Corresponding  $V_{OL}$  and  $V_{OH}$  were found.

| $\mathbf{V}_{\mathbf{IL}}$ | $V_{IH}$ | V <sub>OL</sub> | V <sub>OH</sub> | NM <sub>L</sub> | NM <sub>H</sub> |
|----------------------------|----------|-----------------|-----------------|-----------------|-----------------|
| 512.32mV                   | 1.2093V  | 202.41mV        | 1.8V            | 309.91m         | 590.7mV         |

#### 2. VTC with varying transistor width 'wn'

Parametric analysis was performed by sweeping  $V_{in}$  for different values of  $w_n$  to observe the critical points and noise margins.



Below plot shows the critical points for  $w_n = 520$ nm.



The below table shows the critical points and noise margins for all plots of  $w_{n}$ .

| W <sub>n</sub> (nm) | V <sub>IL</sub> (V) | V <sub>IH</sub> (V) | Vol(V)  | Von(V) | NM <sub>L</sub> (V) | NM <sub>H</sub> (V) |
|---------------------|---------------------|---------------------|---------|--------|---------------------|---------------------|
| 220                 | 512.32m             | 1.2093              | 202.41m | 1.8    | 309.91m             | 0.5907              |
| 320                 | 512.732m            | 1.1324              | 143.62m | 1.8    | 369.11m             | 0.6676              |
| 420                 | 522.166m            | 1.0755              | 110.97m | 1.8    | 411.2m              | 0.7245              |
| 520                 | 518.143m            | 1.0329              | 90.406m | 1.8    | 427.74m             | 0.7671              |
| 620                 | 508.667m            | 0.9927              | 76.44m  | 1.8    | 432.23m             | 0.8073              |
| 720                 | 500.535m            | 0.9605              | 66.22m  | 1.8    | 434.32m             | 0.8395              |
| 820                 | 492.694m            | 0.9323              | 58.41m  | 1.8    | 434.28m             | 0.8677              |

### 3. VTC with varying load resistance 'Rd'

Parametric analysis was performed by plotting  $V_{\text{out}} \, vs \, V_{\text{in}}$  for different values of load resistance to observe the critical points and noise margins.



Below plot shows the critical points for  $R_d = 80k\Omega$ .



The below table shows the critical points and noise margins for all plots of  $R_{\rm d}$ .

| $R_d(k\Omega)$ | V <sub>IL</sub> (V) | V <sub>IH</sub> (V) | V <sub>OL</sub> (V) | V <sub>он</sub><br>(V) | NM <sub>H</sub> (V) | NM <sub>L</sub> (V) |
|----------------|---------------------|---------------------|---------------------|------------------------|---------------------|---------------------|
| 20             | 512.317m            | 1.2094              | 202.41              | 1.8                    | 0.5906              | 309.91m             |
| 40             | 449.959m            | 971.166m            | 93.768              | 1.8                    | 0.8289              | 356.19m             |
| 60             | 420.97m             | 872.67m             | 60.915              | 1.8                    | 0.928               | 360.06m             |
| 80             | 402.43m             | 816.504m            | 45.098              | 1.8                    | 0.984               | 357.33m             |

#### <u>Inference</u>:

The critical points and noise margins for varying load resistance and transistor width were calculated. From the tabulations, we observe that:

- i. As  $w_n$  is increased, the VTC curve starts shifting to the left, i.e., the NMOS transistor's strength increases. This matches with the increase in transistor current as  $w_n$  increases.
- ii. As R<sub>d</sub> 5is increased, the VTC curve starts shifting to the left.